8-bit Multiplier Verilog Code Github Link
initial $monitor("a = %d, b = %d, product = %d", a, b, product);
// State machine for multiplication always @(posedge clk) begin if (reset) begin state <= 0; product <= 16'd0; multiplicand <= a; multiplier <= b; end else if (start) begin case (state) 0: begin product <= 16'd0; multiplicand <= a; multiplier <= b; state <= 1; end 1: begin if (multiplier != 8'd0) begin if (multiplier[0]) begin product <= product + {8'd0, multiplicand}; end multiplicand <= multiplicand << 1; multiplier <= {multiplier[7:1], 1'd0}; state <= 1; end else begin state <= 2; end end 2: begin state <= 2; // Stay in this state to hold the result end default: state <= 0; endcase end end 8-bit multiplier verilog code github
reg [15:0] product; reg [7:0] multiplicand; reg [7:0] multiplier; reg [3:0] state; initial $monitor("a = %d, b = %d, product